# Stephen J. Wenner **Tezla LLC**

P.O. Box 35 Warriors Mark, PA 16877

Electrical Engineer with 30 years of extensive analog, digital, power and RF hardware design experience, looking to catapult entrepreneurial customer ideas into cost effective, reliable, manufacturable products that will shape our world. For more information please visit Tezla LLC.

## Job Experience:

## Tezla LLC, State College, PA

### **Owner / Engineer**

- Developed and designed complete electronic wireless LoRA network, including firmware for high power LED application.
- Designed high gain amplifier conditioning circuit and power for extreme low level signal monitoring (2uA).
- Designed CAN bus system to relay sensory data from patented pneumatic trim tab system for in-flight adjustments on Army Blackhawk helicopters.
- Designed Wireless HUB and sensors for acceleration monitoring on industrial robots for major industrial wireless sensor company.
- Designed single board accel / wireless solution for major industrial sensor company.
- Designed intelligent battery charger for Li-Ion batteries.

### The Pennsylvania State University, Applied Research Laboratory, State College, PA **Engineering Designer**

- Altium PCB Layouts / Design for Government Programs
- Altium Library maintaining

### **KCF Technologies**, State College, PA

### Minority Owner/Manager of Electrical / Firmware Engineering

- Creator of DART<sup>TM</sup>, a wireless network protocol for transferring large blocks of data at extremely low power. Product solutions have field battery life greater than 8 years (https://www.kcftech.com/smartdiagnostics/)
- Responsible for product up-rating with high temperature solution of 125C.
- Extensive work on various energy harvesting techniques including solar, thermal, piezo and electromagnetic for low power wireless sensor applications.
- Responsible for all hardware development for KCF including rigid, flex-rigid designs and LGA designs.
- Managed and implemented embedded development on MSP430 platforms

### The Pennsylvania State University, State College, PA

### Sr. Research Associate

- FPGA / Matlab development:
  - Responsible for simulation and development of upsampling and downsampling of video frames in real time using bilinear algorithms
- Software:
  - Development of PIC microcontroller code for PIC16F877 applications 0
  - Development of Data Viewer in Labview for Biology Department

# **RTD Embedded Technologies, State College, PA**

#### Sr. Analog Electrical Engineer FPGA development:

- Bus interfaces to PLX PCI Bridge and ISA bus 0
- Complex Scanning and data manipulation for analog peripheral devices 0
- Communication links SPI, I2C interfaces, parallel busses 0
- Responsible for all FPGA/CPLD VHDL coding on analog boards 0
- Designs:
  - SmartCal Data Module line which uses a TMS2812 DSP to autonomously calibrate and adjust offset and 0 gain errors (http://www.rtd.com/PC104/DM/analog IO/sdm7540.htm)

May 08 - Apr 09

Apr 04 – Mar 08

Apr 18 - Dec 18

Apr 09 – Jan 18

Mar 18 – Current

(814) 574-4982 Email: stevewenner@tezlallc.com

- Dual Ethernet Fiber and RJ45 boards using Intel's 82551 0
- Responsible for the complete redesign of the analog front end for RTD's future analog boards that 0 encompasses using a SPARTAN III for dynamic scaling
- Constant technology improvement on existing 16 bit, 12 bit A/D and D/A boards 0
- 0 All analog module synchronous switching supply designs with some boards containing spread spectrum

## Paradise Datacom, Boalsburg, PA

## Sr. Electrical Engineer

Responsible for VSAT Terminal System level design; included Block Up Converters, Modems, LNBs, Power Sources, Redundant Controllers, Modems as well as product field integration.

#### Self Employed

Test Procedure Development on the Cruise Missle Acceptance and Oualification Test plan

## Preschutti & Associates, State College, PA

# Sr. Member of the Technical Staff

- FPGA development:
  - Message parser with FIFO interfaces 0
  - Various serial interfaces (UARTs, D/As, A/Ds, etc) 0
  - Communication and data transfer to PowerPC 0
- Hardware development:
  - Mixed signal 64-channel transducer core module for Cruise Missles 0
  - Infrared to RF link using coherent AM modulation techniques for transmitter/receiver application 0
  - Digital hardware on control circuitry for cellular/PCS Angle of Arrival System 0
- Hardware testing of 18-layer high bandwidth audio storage data system with 1000 channel capability
- Created Acceptance and Qualification Test Plans for Destructive Radio Frequency Units, PCM Encoders and Destruct Initiation Units for Trident and Cruise Missile programs

## Videon-Central, State College, PA

### Sr. Electrical Engineer

- Large scale video FPGA developments:
  - Communication and data transfer interfaces to: MIPS, Motorola Coldfire and PowerPC, IVAC MPEG 0 encoders, LSI MPEG decoders, Micronas MP3 decoders, etc
  - Data transfers through FIFOs with arbitration 0
  - Master I<sup>2</sup>C controller 0
  - Parallel / serial and serial / parallel conversions of audio and video data formats at various bit rates 0
- Responsible for hardware designs:
  - MPEG II encoder with 100Mbit Ethernet interface for personal jets 0
  - MPEG II encoder / decoder with BT656 front end for gathering highway information 0
  - DVB project with MPEG II transport streams and picture in picture capability 0

## Krautkramer Branson, Lewistown, PA

### Sr. Electrical Engineer

Responsible for all aspects of hardware development for Krautkramer Branson's first PCI, ultrasonic phased arrav

## Wintron Inc., Bellefonte, PA

### Lead Research Engineer

Responsible for deflection yokes and high voltage transformer development for high resolution monochrome **CRT** applications

| The Pennsylvania State University, Applied Research Laboratory, State College, PA<br>MSEE Graduate Student                                                                                                                              | Aug 94 – Jul 95 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| <ul> <li>NUWC, Norfolk, VA</li> <li>ASW Systems Engineer</li> <li>System level troubleshooting of Surface Ship Torpedo Defense (SSTD) systems</li> <li>Managed Torpedo Defense Installation teams at various worldwide sites</li> </ul> | Jan 91 – Jul 94 |

## Jun 03 – Sept 03

Aug 03 – Mar 04

Aug 01 – Jun 03

#### Feb 00 – Jun 01

Mar 98 – Feb 00

## Jun 95 – Mar 98

## **Publications / Patents**

U.S. Patent #8793081 Internal structural monitoring system issued July 2014 U.S. Patent #9106160 Monolithic energy harvesting system, apparatus and method issued August 2015 U.S. Patent #9271170 Channel adaptation in sensor networks issued February 2016 U.S. Patent #9322692 Flow sensor including a tube extending from a housing and static and stagnation ... issued April 2016

U.S. Patent #9419331 Flexible antenna with weatherproof protection system and method of weather ... issued September 2016 COTS: The Journal of Military Electronics and Computing Drifts and Calibration: Fine Tuning Data Acq issued November 2005 MSEE Thesis: High Frequency Propagation Model Prediction, Analysis and Validation as Correlated to...issued August 1995

## **Education:**

| MSEE Aug 94 – Jul 95        | Pennsylvania State University       |
|-----------------------------|-------------------------------------|
| <b>BSEE</b> Aug 86 – Dec 90 | Pennsylvania State University       |
| ASET Aug 84 – May 86        | Williamsport Area Community College |